Libros importados con hasta 50% OFF + Envío Gratis a todo USA  Ver más

menu

0
  • argentina
  • chile
  • colombia
  • españa
  • méxico
  • perú
  • estados unidos
  • internacional
portada Design of Cost-Efficient Interconnect Processing Units: Spidergon Stnoc (in English)
Type
Physical Book
Publisher
Language
English
Pages
288
Format
Hardcover
Dimensions
23.6 x 16.3 x 2.5 cm
Weight
0.66 kg.
ISBN
1420044710
ISBN13
9781420044713

Design of Cost-Efficient Interconnect Processing Units: Spidergon Stnoc (in English)

Marcello Coppola (Author) · Miltos D. Grammatikakis (Author) · Riccardo Locatelli (Author) · CRC Press · Hardcover

Design of Cost-Efficient Interconnect Processing Units: Spidergon Stnoc (in English) - Coppola, Marcello ; Grammatikakis, Miltos D. ; Locatelli, Riccardo

Physical Book

$ 153.85

$ 256.42

You save: $ 102.57

40% discount
  • Condition: New
Origin: United Kingdom (Import costs included in the price)
It will be shipped from our warehouse between Thursday, June 27 and Tuesday, July 09.
You will receive it anywhere in United States between 1 and 3 business days after shipment.

Synopsis "Design of Cost-Efficient Interconnect Processing Units: Spidergon Stnoc (in English)"

Streamlined Design Solutions Specifically for NoCTo solve critical network-on-chip (NoC) architecture and design problems related to structure, performance and modularity, engineers generally rely on guidance from the abundance of literature about better-understood system-level interconnection networks. However, on-chip networks present several distinct challenges that require novel and specialized solutions not found in the tried-and-true system-level techniques.A Balanced Analysis of NoC ArchitectureAs the first detailed description of the commercial Spidergon STNoC architecture, Design of Cost-Efficient Interconnect Processing Units: Spidergon STNoC examines the highly regarded, cost-cutting technology that is set to replace well-known shared bus architectures, such as STBus, for demanding multiprocessor system-on-chip (SoC) applications. Employing a balanced, well-organized structure, simple teaching methods, numerous illustrations, and easy-to-understand examples, the authors explain: how the SoC and NoC technology works why developers designed it the way they did the system-level design methodology and tools used to configure the Spidergon STNoC architecture differences in cost structure between NoCs and system-level networks From professionals in computer sciences, electrical engineering, and other related fields, to semiconductor vendors and investors - all readers will appreciate the encyclopedic treatment of background NoC information ranging from CMPs to the basics of interconnection networks. The text introduces innovative system-level design methodology and tools for efficient design space exploration and topology selection. It also provides a wealth of key theoretical and practical MPSoC and NoC topics, such as technological deep sub-micron effects, homogeneous and heterogeneous processor architectures, multicore SoC, interconnect processing units, generic NoC components, and embeddings of common communication patterns.

Customers reviews

More customer reviews
  • 0% (0)
  • 0% (0)
  • 0% (0)
  • 0% (0)
  • 0% (0)

Frequently Asked Questions about the Book

All books in our catalog are Original.
The book is written in English.
The binding of this edition is Hardcover.

Questions and Answers about the Book

Do you have a question about the book? Login to be able to add your own question.

Opinions about Bookdelivery

More customer reviews