Libros importados con hasta 50% OFF + Envío Gratis a todo USA  Ver más

menu

0
  • argentina
  • chile
  • colombia
  • españa
  • méxico
  • perú
  • estados unidos
  • internacional
portada Hierarchical Modeling for VLSI Circuit Testing (in English)
Type
Physical Book
Publisher
Language
English
Pages
160
Format
Paperback
Dimensions
23.4 x 15.6 x 1.0 cm
Weight
0.25 kg.
ISBN13
9781461288190

Hierarchical Modeling for VLSI Circuit Testing (in English)

John P. Hayes (Author) · Debashis Bhattacharya (Author) · Springer · Paperback

Hierarchical Modeling for VLSI Circuit Testing (in English) - Bhattacharya, Debashis ; Hayes, John P.

Physical Book

$ 104.20

$ 109.99

You save: $ 5.79

5% discount
  • Condition: New
It will be shipped from our warehouse between Wednesday, June 12 and Thursday, June 13.
You will receive it anywhere in United States between 1 and 3 business days after shipment.

Synopsis "Hierarchical Modeling for VLSI Circuit Testing (in English)"

Test generation is one of the most difficult tasks facing the designer of complex VLSI-based digital systems. Much of this difficulty is attributable to the almost universal use in testing of low, gate-level circuit and fault models that predate integrated circuit technology. It is long been recognized that the testing prob- lem can be alleviated by the use of higher-level methods in which multigate modules or cells are the primitive components in test generation; however, the development of such methods has proceeded very slowly. To be acceptable, high-level approaches should be applicable to most types of digital circuits, and should provide fault coverage comparable to that of traditional, low-level methods. The fault coverage problem has, perhaps, been the most intractable, due to continued reliance in the testing industry on the single stuck-line (SSL) fault model, which is tightly bound to the gate level of abstraction. This monograph presents a novel approach to solving the foregoing problem. It is based on the systematic use of multibit vectors rather than single bits to represent logic signals, including fault signals. A circuit is viewed as a collection of high-level components such as adders, multiplexers, and registers, interconnected by n-bit buses. To match this high-level circuit model, we introduce a high-level bus fault that, in effect, replaces a large number of SSL faults and allows them to be tested in parallel. However, by reducing the bus size from n to one, we can obtain the traditional gate-level circuit and models.

Customers reviews

More customer reviews
  • 0% (0)
  • 0% (0)
  • 0% (0)
  • 0% (0)
  • 0% (0)

Frequently Asked Questions about the Book

All books in our catalog are Original.
The book is written in English.
The binding of this edition is Paperback.

Questions and Answers about the Book

Do you have a question about the book? Login to be able to add your own question.

Opinions about Bookdelivery

More customer reviews